# Single-Phase Voltage Regulator

**High Efficiency, Integrated Power MOSFETs** 

# NCP3284, NCP3284A

The NCP3284/A, a single-phase synchronous buck regulator, integrates power MOSFETs to provide a high-efficiency and compact-footprint power management solution. The NCP3284 is able to deliver up to 30 A TDC output current, 35 A TDC for NCP3284A, over a wide input and output operating voltage range. Operating in high switching frequency up to 1 MHz allows employing small size inductors and capacitors while maintaining high efficiency due to integrated solution with high performance power MOSFETs. It provides differential voltage sense, flexible soft-start programming, and comprehensive protections.

#### **Features**

- $V_{IN} = 4.5 \text{ V} \sim 18 \text{ V}$  with Input Feedforward
- $V_{OUT} = 0.8 \text{ V} \sim 5.5 \text{ V}$  with Remote Voltage Sense
- Fsw = 500k/600k/800k/1 MHz Switching Frequency
- Output Current: NCP3284 up to 30 A Continuous, 45 A Pulsed NCP3284A up to 35 A Continuous, 50 A Pulsed
- Integrated 5 V LDO or External 5 V Supply
- Enable with Programmable V<sub>IN</sub> UVLO
- Selectable Forced CCM and Auto DCM/CCM for High Efficiency at Light Load
- Programmable Soft Start
- Output Discharge in Shutdown
- Programmable Current Limit
- Under-Voltage Protection and Over-Voltage Protection
- Recoverable Thermal Shutdown Protection
- Selectable Protection Mode (Latch-off or Hiccup)
- Power Good Indicator
- PQFN37, 5x6 mm, 0.5 mm Pitch Package
- This Device is Pb-Free and is RoHS Compliant

## **Typical Applications**

- Point of Load
- Telecom and Networking
- Server and Storage System
- Computing Applications



## ON Semiconductor®

www.onsemi.com



#### PQFN37 5x6, 0.5P CASE 483BZ

O NCP3284x AWLYWWG

**MARKING** 

**DIAGRAM** 

A = Assembly Site

WL = Wafer Lot Number

Y = Year of Production

WW = Work Week Number

G = Pb-Free Designator

#### **PINOUT**



## ORDERING INFORMATION

See detailed ordering and shipping information on page 11 of this data sheet.

1



Figure 1. Typical Application Circuit with Single Input Power Supply (LDO Enabled)



Figure 2. Typical Application Circuit with External 5 V Supply for VCC (LDO Disabled)



Figure 3. Functional Block Diagram

# **PIN DESCRIPTION**

| Pin     | Name      | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | ILIM      | Analog Output          | Current Limit. A resistor between this pin and AGND to program current limit.                                                                                                                                                                                                                                                                                    |
| 2       | PGOOD     | Logic Output           | Power Good. Open-drain output. Provides a logic high valid power good output signal, indicating the regulator's output is in regulation window.                                                                                                                                                                                                                  |
| 3       | VIN       | Power Input            | Power Supply Input of LDO. Power supply input pin of internal 5 V LDO. A 1.0 μF or more ceramic capacitor must bypass this input to power ground. The capacitor should be placed as close as possible to this pin. A direct short from this pin to VDRV (pin 5) disables the internal LDO for applications with an external 5 V supply as power of VDRV and VCC. |
| 4       | VCC       | Analog Power           | Supply Voltage Input of Controller. A 2.2 $\mu F$ or larger ceramic capacitor bypasses this input to GND. This capacitor should be placed as close as possible to this pin.                                                                                                                                                                                      |
| 5       | VDRV      | Analog Power           | Output of LDO and Supply Voltage Input of Gate Drivers. Output of integrated 5.0 V LDO and power supply input of gate drivers. A 4.7 $\mu\text{F}/25$ V or larger ceramic capacitor bypasses this pin to PGND. The capacitor should be placed as close as possible to this pin.                                                                                  |
| 6       | GL        | Analog Output          | Gate of Low-Side MOSFET. Internally connected to the gate of the low-side power MOSFET. No external connection required.                                                                                                                                                                                                                                         |
| 7~10,19 | PGND      | Power Ground           | Power Ground. These pins are the power supply ground pins of the device, which are connected to source of internal low-side power MOSFET. Must be connected to the system ground.                                                                                                                                                                                |
| 11~18   | SW        | Power<br>Bidirectional | Switch Node. Pins to be connected to an external inductor. These pins are interconnection between internal high-side MOSFET and low-side MOSFET.                                                                                                                                                                                                                 |
| 20~24   | PVIN      | Power Input            | Power Supply Input. These pins are the power supply input pins of the device, which are connected to drain of internal high–side power MOSFET. A 22 $\mu F$ or more ceramic capacitor must bypass this input to PGND. The capacitors should be placed as close as possible to these pins.                                                                        |
| 25      | PHASE     | Power Return           | Phase Node. Provides a return path for integrated high-side gate driver. It is internally connected to source of high-side MOSFET.                                                                                                                                                                                                                               |
| 26      | воот      | Power<br>Bidirectional | Bootstrap. Provides bootstrap voltage for high–side gate driver. A 0.22 $\mu$ F/25 V ceramic capacitor is required from this pin to PHASE (pin 25).                                                                                                                                                                                                              |
| 27      | EN        | Logic Input            | Enable. Logic high enables controller while logic low disables controller. Input supply UVLO can be programmed at this pin.                                                                                                                                                                                                                                      |
| 28      | VOS       | Analog Input           | Voltage Sense. Remote output voltage sense. Connect to VOUT through 1 $\mbox{k}\Omega$ series resistor.                                                                                                                                                                                                                                                          |
| 29      | SS        | Analog Input           | Soft Start. A resistor between this pin and GND to program the soft-start slew rate and options.                                                                                                                                                                                                                                                                 |
| 30      | FB        | Analog Input           | Feedback. Inverting input to error amplifier.                                                                                                                                                                                                                                                                                                                    |
| 31      | VSNS-     | Analog Input           | Voltage Sense Negative Input. Connect this pin to remote voltage negative sense point.                                                                                                                                                                                                                                                                           |
| 32      | AGND      | Analog Ground          | Analog Ground. Ground of controller. Must be connected to the system ground.                                                                                                                                                                                                                                                                                     |
| 33~34   | NC        | -                      | No Connection.                                                                                                                                                                                                                                                                                                                                                   |
| 35      | HICCUP#   | Analog Input           | Latch-Off / Hiccup#. Float this pin to enable latch-off mode protections (OCP/UVP/OVP); Ground this pin to ground to enable hiccup mode protections.                                                                                                                                                                                                             |
| 36      | MODE/FSET | Analog Input           | Mode and Frequency Set. A resistor between this pin and AGND to program operation mode and nominal switching frequency.                                                                                                                                                                                                                                          |

#### **MAXIMUM RATINGS**

|                                                   |                                      | Val                  |                   |      |
|---------------------------------------------------|--------------------------------------|----------------------|-------------------|------|
| Rating                                            | Symbol                               | MIN                  | MAX               | Unit |
| Power Supply Voltage to PGND                      | V <sub>PVIN</sub> , V <sub>VIN</sub> |                      | 25                | V    |
| PHASE/SW to PGND                                  | V <sub>PHASE</sub> , V <sub>SW</sub> | -0.6<br>-5 (<50 ns)  | 25<br>28 (<10 ns) | V    |
| PVIN to SW/PHASE                                  | V <sub>PVIN</sub> sw                 | -0.3<br>-5 (<10 ns)  | 25<br>33 (<10 ns) | V    |
| Driver Supply Voltage to PGND                     | V <sub>VDRV</sub>                    | -0.3                 | 5.5               | V    |
| Analog Supply Voltage to AGND                     | V <sub>VCC</sub>                     | -0.3                 | 6.5               | V    |
| BOOT to PGND                                      | BOOT_PGND                            | -0.3                 | 30<br>33 (<10 ns) | V    |
| BOOT to PHASE/SW                                  | BOOT_PHASE/SW                        | -0.3                 | 6.5               | V    |
| GL to PGND                                        | GL                                   | -0.3<br>-2 (<200 ns) | VDRV+0.3          | V    |
| VSNS- to AGND                                     | VSNS-                                | -0.2                 | 0.2               | V    |
| PGND to AGND                                      | PGND                                 | -0.3                 | 0.3               | V    |
| Other Pins                                        |                                      | -0.3                 | VCC+0.3           | V    |
| Human Body Model (HBM) ESD Rating are (Note 1)    | ESD HBM                              |                      | 2000              | V    |
| Charge Device Model (CDM) ESD Rating are (Note 1) | ESD CDM                              |                      | 2000              | V    |
| Latch up Current: (Note 2)                        | I <sub>LU</sub>                      | -100                 | 100               | mA   |
| Operating Junction Temperature Range              | TJ                                   | -40                  | 125               | °C   |
| Operating Ambient Temperature Range               | T <sub>A</sub>                       | -40                  | 100               | °C   |
| Storage Temperature Range                         | T <sub>STG</sub>                     | -55                  | 150               | °C   |
| Thermal Resistance Junction to Top Case(Note 3)   | R <sub>ΨJC</sub>                     | 0.8                  |                   | °C/W |
| Thermal Resistance Junction to Board (Note 3)     | R <sub>ΨJB</sub>                     | 0.9                  |                   | °C/W |
| Thermal Resistance Junction to Ambient (Note 3)   | $R_{	hetaJA}$                        | 26.7                 |                   | °C/W |
| Maximum Power Dissipation (Note 4)                | P <sub>D</sub>                       | 3.75                 |                   | W    |
| Moisture Sensitivity Level (Note 5)               | MSL                                  | 1                    |                   | _    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. This device is ESD sensitive. Handling precautions are needed to avoid damage or performance degradation.
- 2. Latch up Current per JEDEC standard: JESD78 class II.
- 3. The thermal resistance values are dependent of the internal losses split between devices and the PCB heat dissipation. This data is based on a typical operation condition with a 4-layer FR-4 PCB board, which has two, 1-ounce copper internal power and ground planes and 2-ounce copper traces on top and bottom layers with approximately 80% copper coverage. No airflow and no heat sink applied (reference EIA/JEDEC 51.7). It also does not account for other heat sources that may be present on the PCB next to the device in question (such as inductors, resistors etc.)
- inductors, resistors etc.)

  4. The maximum power dissipation (PD) is dependent on input voltage, output voltage, output current, external components selected, and PCB layout. The reference data is obtained based on T<sub>JMAX</sub> = 125°C and T<sub>A</sub> = 25°C.
- 5. Moisture Sensitivity Level (MSL): IPC/JEDEC standard: J-STD-020A.

**ELECTRICAL CHARACTERISTICS** ( $V_{IN}$  = 12 V, typical values are referenced to  $T_A$  =  $T_J$  = 25°C, Min and Max values are referenced to  $T_A$  =  $T_J$  = -40°C to 125°C. unless other noted.)

| Characteristics                                            | Test Conditions                                                  |                                                           | Symbol              | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------|---------------------|------|------|------|-------|
| SUPPLY VOLTAGE MONITO                                      | )R                                                               |                                                           |                     |      |      |      |       |
| VCC Under-Voltage (UVLO)<br>Threshold                      | VCC falling                                                      | V <sub>DDUV</sub> _                                       | 4.0                 |      |      | V    |       |
| VCC OK Threshold                                           | VCC rising                                                       | V <sub>DDOK</sub>                                         |                     |      | 4.5  | V    |       |
| VCC UVLO Hysteresis                                        |                                                                  |                                                           | V <sub>DDHYS</sub>  |      | 200  |      | mV    |
| SUPPLY CURRENT                                             |                                                                  |                                                           |                     |      | -    | -    | -     |
| PVIN Shutdown Current                                      | EN low                                                           |                                                           | I <sub>SDPVIN</sub> | -    | 4.8  | 20   | μΑ    |
| V <sub>IN</sub> Quiescent Supply<br>Current                | EN high, no switching                                            | EN high, no switching LDO enabled, VIN = 18 V, VCC = VDRV |                     | -    | 3.5  | 6.4  | mA    |
| (VCC Current Included)                                     |                                                                  | LDO disabled,<br>VIN = VDRV = VCC = 4.5 V                 |                     | -    | 3.5  | 6.4  | ]     |
| V <sub>IN</sub> Shutdown Current<br>(VCC Current Included) | EN low<br>T <sub>A</sub> = T <sub>J</sub> = 25 °C                | LDO enabled,<br>VIN = 18 V, VCC = VDRV                    | I <sub>SDVIN</sub>  | -    | 42   | 60   | μΑ    |
|                                                            |                                                                  | LDO disabled,<br>VIN = VDRV = VCC = 4.5 V                 |                     | -    | 63   | 150  | ]     |
| 5 V LINEAR REGULATOR                                       |                                                                  |                                                           | •                   |      | -    | -    | -     |
| Output Voltage                                             | 6V < VIN < 18 V, IDRV<br>EN high, no switching                   | V <sub>DRV</sub>                                          | 4.8                 | 5.07 | 5.4  | ٧    |       |
| Dropout Voltage                                            | VIN = 5 V, IDRV = 50 no switching                                | V <sub>DO</sub>                                           |                     |      | 200  | mV   |       |
| PWM MODULATION                                             | •                                                                |                                                           | <u> </u>            |      |      |      |       |
| Minimum On Time                                            | (Note 6)                                                         | T <sub>on_min</sub>                                       |                     | 50   |      | ns   |       |
| Minimum Off Time                                           | (Note 6)                                                         | T <sub>off min</sub>                                      |                     | 150  |      | ns   |       |
| VOLTAGE REGULATION                                         | •                                                                |                                                           |                     |      | •    | •    | •     |
| Regulated Feedback Voltage                                 | FB to VSNS-                                                      |                                                           | $V_{FB}$            | 795  | 800  | 805  | mV    |
| VOLTAGE ERROR AMPLIF                                       | ER                                                               |                                                           | •                   |      | •    | •    | •     |
| FB, VSNS- Bias Current                                     | V <sub>FB</sub> = V <sub>VSNS</sub> = 1.0 V                      |                                                           | I <sub>FB</sub>     | -50  |      | 50   | nA    |
| CURRENT-SENSE AMPLIF                                       | IER                                                              |                                                           | •                   |      | -    |      | -     |
| Closed-Loop DC Gain                                        |                                                                  |                                                           | GAIN <sub>CA</sub>  |      | -10  |      | V/V   |
| -3 dB Gain Bandwidth                                       | (Note 6)                                                         |                                                           | BW <sub>CA</sub>    |      | 10   |      | MHz   |
| Input Offset Voltage                                       | V <sub>osCS</sub> = V <sub>SW</sub> - V <sub>PGND</sub> (Note 6) |                                                           | V <sub>osCS</sub>   | -500 | -    | 500  | μV    |
| ENABLE                                                     |                                                                  |                                                           |                     |      |      |      |       |
| EN On Threshold                                            | V <sub>EN</sub> rising                                           |                                                           | V <sub>EN_THR</sub> | 1.32 | 1.43 | 1.54 | V     |
| EN Off Threshold                                           | V <sub>EN</sub> falling                                          |                                                           | V <sub>EN_TH</sub>  | 1.11 | 1.22 | 1.31 | V     |
| Hysteresis Resistance                                      | -                                                                |                                                           | R <sub>HYS</sub>    |      | 40   |      | kΩ    |
| Hysteresis Current                                         |                                                                  |                                                           | I <sub>EN_HYS</sub> |      | 5.4  |      | μΑ    |
| EN Input Leakage Current                                   | EN = 5 V                                                         | I <sub>EN_LK</sub>                                        |                     |      | 1.0  | μΑ   |       |
| SWITCHING FREQUENCY                                        |                                                                  |                                                           |                     |      |      |      |       |
| Switching Frequency in CCM                                 | 1% Resistor from                                                 | 2.49k or 14.0k                                            | F <sub>SW</sub>     |      | 1000 |      | kHz   |
|                                                            | MODE/FSET Pin to<br>AGND,<br>Vout = 5 V                          | 12.1k or float                                            | <del> </del>        |      | 800  |      | ]     |
|                                                            |                                                                  | 0 or 10.5k                                                |                     |      | 600  |      |       |
|                                                            | (Note 6)                                                         | 4.99k or 7.50k                                            | 1                   |      | 500  |      | 1     |
| Source Current from Mode/<br>FSET Pin                      | '                                                                |                                                           | I <sub>FSET</sub>   | 45   | 50   | 55   | μΑ    |
| SOFT START                                                 | •                                                                |                                                           | •                   |      | •    | •    | •     |
| System Reset Time Measured from EN to start of soft start  |                                                                  |                                                           | T <sub>RST</sub>    |      |      |      |       |

**ELECTRICAL CHARACTERISTICS** ( $V_{IN}$  = 12 V, typical values are referenced to  $T_A$  =  $T_J$  = 25°C, Min and Max values are referenced to  $T_A$  =  $T_J$  = -40°C to 125°C. unless other noted.)

| Characteristics                                              | Test Conditions                                         |                                  | Symbol                | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------------------------------|---------------------------------------------------------|----------------------------------|-----------------------|------|------|------|-------|
| SOFT START                                                   |                                                         |                                  |                       |      |      |      | _     |
| Soft Start Time                                              | 1% Resistor from SS                                     | 0 or 4.53k                       | T <sub>SS</sub>       |      | 1.0  | 1.1  | ms    |
|                                                              | Pin to AGND                                             | 1.5k or 5.76k                    |                       |      | 2.0  | 2.2  | 1     |
|                                                              |                                                         | 12.1k or float                   |                       |      | 4.0  | 4.4  | 1     |
|                                                              |                                                         | 3.48k or 8.87k                   |                       |      | 8.0  | 8.8  | 1     |
| Source Current from SS Pin                                   |                                                         | •                                | I <sub>SS</sub>       | 45   | 50   | 55   | μΑ    |
| PGOOD                                                        |                                                         |                                  |                       |      |      |      | _     |
| PGOOD Shutdown Delay                                         | From EN to PGOOD of (Note 6)                            | de-assertion                     |                       |      | 1.0  |      | μs    |
| PGOOD Low Voltage                                            | I <sub>PGOOD</sub> = 4 mA Sink                          |                                  | V <sub>IPGOOD</sub>   |      |      | 0.3  | V     |
| PGOOD Leakage Current                                        | PGOOD = 5 V                                             |                                  | I <sub>lkgPGOOD</sub> |      |      | 1.0  | μΑ    |
| PROTECTIONS                                                  |                                                         |                                  |                       |      |      |      |       |
| Valley Current Limit                                         | NCP3284                                                 | R <sub>LIM</sub> = 24.9 kΩ       | loc                   |      | 36.5 |      | A     |
| Threshold                                                    |                                                         | $R_{LIM}$ = 21.5 k $\Omega$      |                       |      | 31.5 |      |       |
|                                                              |                                                         | $R_{LIM} = 16.2 \text{ k}\Omega$ |                       |      | 24.0 |      | 1     |
|                                                              |                                                         | $R_{LIM}$ = 12.1 k $\Omega$      |                       |      | 18.0 |      | 1     |
| $T_A = T_J = -40^{\circ}C \text{ to } 125^{\circ}C$ (Note 6) | NCP3284A                                                | $R_{LIM}$ = 33.2 k $\Omega$      | I <sub>OC</sub>       |      | 49.5 |      | Α     |
| (11010 0)                                                    |                                                         | $R_{LIM} = 30.1 \text{ k}\Omega$ |                       |      | 45.5 |      |       |
|                                                              |                                                         | $R_{LIM}$ = 24.9 k $\Omega$      |                       |      | 37.5 |      |       |
|                                                              |                                                         | R <sub>LIM</sub> = 21.5 kΩ       |                       |      | 32.5 |      | 1     |
|                                                              |                                                         | $R_{LIM}$ = 16.2 k $\Omega$      | ·                     |      | 24.5 |      | 1     |
|                                                              |                                                         | R <sub>LIM</sub> = 12.1 kΩ       | ·                     |      | 18.0 |      | 1     |
| Valley Current Limit                                         | T <sub>J</sub> = 25°C                                   | •                                | loc_accy              | -5   |      | 5    | %     |
| Accuracy                                                     | $T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ ( | Note 6)                          |                       | -10  |      | 10   | 1     |
| Fast Under Voltage<br>Protection (FUVP)<br>Threshold         | FB to AGND                                              |                                  |                       | 0.15 | 0.2  | 0.25 | V     |
| Fast Under Voltage<br>Protection (FUVP) Delay                | (Note 6)                                                |                                  |                       |      | 1.0  |      | μs    |
| Slow Under Voltage<br>Protection (SUVP)<br>Threshold         | COMP to GND (Note of                                    | COMP to GND (Note 6)             |                       |      | 3.0  |      | V     |
| Slow Under Voltage<br>Protection (SUVP) Delay                | (Note 6)                                                | (Note 6)                         |                       |      | 50   |      | μs    |
| Over Voltage Threshold                                       | FB rising                                               | FB rising                        |                       | 0.95 | 1.0  | 1.05 | V     |
| Over Voltage Protection<br>Hysteresis                        | FB falling (Note 6)                                     |                                  |                       |      | -10  |      | mV    |
| Over Voltage Debounce<br>Time                                | FB rising to GL high                                    |                                  |                       |      | 1.0  |      | μs    |
| Hiccup Idle Time                                             | Pin 35 is grounded (N                                   | Pin 35 is grounded (Note 6)      |                       |      | 32   |      | ms    |
| Thermal Shutdown (TSD)<br>Threshold                          | (Note 6)                                                | (Note 6)                         |                       | 140  | 150  |      | °C    |
| Recovery Temperature<br>Threshold                            | (Note 6)                                                | (Note 6)                         |                       |      | 125  |      | °C    |
| Thermal Shutdown (TSD)<br>Debounce Time                      | (Note 6)                                                |                                  |                       |      | 50   |      | ns    |
|                                                              |                                                         |                                  |                       |      |      |      |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

6. Guaranteed by design, not tested in production.

#### **DETAILED DESCRIPTION**

#### General

The NCP3284/A, a single-phase synchronous buck regulator, integrates power MOSFETs to provide a high-efficiency and compact-footprint power management solution. The NCP3284/A is able to deliver up to 30 A TDC output current on a wide output voltage range. Operating in high switching frequency up to 1 MHz allows employing small size inductors and capacitors while maintaining high efficiency due to integrated solution with high performance

power MOSFETs. It provides differential voltage sense, flexible soft-start programming, and comprehensive protections.

#### **Operation Modes**

Operation mode and switching frequency are programmed at MODE/FSET pin with a  $\pm 1\%$  tolerance resistor as shown in Table 1.

Table 1. MODE AND SWITCHING FREQUENCY CONFIGURATION

| Resistance @ MODE/FSET Pin ( $\Omega$ , ±1%) | Frequency (kHz) | Operation Mode |
|----------------------------------------------|-----------------|----------------|
| 0                                            | 600             | FCCM           |
| 2.49k                                        | 1000            | FCCM           |
| 4.99k                                        | 500             | Auto CCM/DCM   |
| 7.5k                                         | 500             | FCCM           |
| 10.5k                                        | 600             | Auto CCM/DCM   |
| 12.1k                                        | 800             | Auto CCM/DCM   |
| 14.0k                                        | 1000            | Auto CCM/DCM   |
| Float                                        | 800             | FCCM           |

#### **Current-Mode RPM Operation**

The NCP3284/A operates with the current-mode Ramp-Pulse-Modulation (RPM) scheme. In Forced CCM mode, the inductor current is always continuous and the device operates in quasi-fixed switching frequency, which has a typical value programmed by users through a resistor at the MODE/FSET pin. In Auto CCM/DCM mode, the

inductor current is continuous and the device operates in quasi-fixed switching frequency in medium and heavy load range, while the inductor current becomes discontinuous and the device automatically operates in PFM mode with an adaptive fixed on time and variable switching frequency in light load range.

#### Soft Start and Shut Down

The NCP3284/A has a soft start function which also operates well under a pre-biased output condition. The NCP3284/A's soft start time is externally programmed at SS pins. The output starts to ramp up following a system reset

period TRST, 0.7 ms typical, after the device is enabled. When the device is disabled or UVLO happens, the device shuts down immediately and both high-side and low-side MOSFETs are off. A timing diagram of power up/down is shown in Figure 4.



Figure 4. Timing Diagram of Power Up/Down Sequence

# **Bootstrap Capacitor Voltage Refreshing**

In the NCP3284/A, a bootstrap circuit is employed to provide supply voltage for the high-side gate driver. An external 0.22  $\mu F/25$  V ceramic capacitor is connected between BOOT pin and PHASE pin to hold up the bootstrap voltage. In order to charge up this capacitor just before a soft start, 5 consecutive pulses are sent to GL, gate of the low-side MOSFET, as shown in Figure 4.

In forced CCM mode, the bootstrap voltage is refreshed cycle-by-cycle and always fully charged. However, a

special care needs to be taken in applications with Vout  $\geq 1.8 \text{ V}$  and auto DCM/CCM mode enabled. To make sure the bootstrap capacitor has an enough voltage level for proper operation of high-side gate driver, there is a minimum load requirement to limit the minimum switching frequency not to go below 2 kHz. For a typical 5 V output application with auto DCM/CCM mode enabled, the minimum load current may need to be higher than 2 mA.

#### **Enable and Input UVLO**

The NCP3284/A is enabled when the voltage at EN pin is higher than a summing voltage level of an internal threshold  $V_{EN\_TH}$  and a hysteresis. The hysteresis can be programmed by an external resistor  $R_{EN}$  connected to EN pin as shown in Figure 5. The high threshold  $V_{EN\_H}$  in ENABLE signal is

$$V_{EN\_H} = V_{EN\_TH} + V_{EN\_HYS}$$
 (eq. 1)



Figure 5. Enable and Hysteresis Programming

The low threshold V<sub>EN L</sub> in ENABLE signal is

$$V_{EN L} = V_{EN TH}$$
 (eq. 2)

The hysteresis V<sub>EN HYS</sub> is

$$V_{EN\_HYS} = I_{EN\_HYS} \times (R_{HYS} + R_{EN})$$
 (eq. 3)

A UVLO function for input power supply can be implemented at EN pin. As shown in Figure 6, the UVLO threshold can be programmed by two external resistors. The low threshold  $V_{\rm IN}$  L in  $V_{\rm IN}$  signal is

$$V_{IN\_L} = \left(\frac{R_{EN1}}{R_{EN2}} + 1\right) \times V_{EN\_TH}$$
 (eq. 4)

The high threshold  $V_{IN\ H}$  in  $V_{IN}$  signal is

$$V_{IN\_H} = V_{IN\_L} + V_{IN\_HYS}$$
 (eq. 5)

The hysteresis  $V_{IN\ HYS}$  is

$$V_{IN\_HYS} = I_{EN\_HYS} \times \left(R_{HYS} \left(1 + \frac{R_{EN1}}{R_{EN2}}\right) + R_{EN1}\right)$$
 (eq. 6)



Figure 6. Enable and Input Supply UVLO Circuit

To avoid undefined operation, EN pin should not be left floating in applications.

#### **Over Current Protection (OCP)**

The NCP3284/A protects the converter from over current using a cycle-by-cycle current limit. The average current

limit  $I_{LMT}$  can be calculated from the programmed valley current limit  $I_{LMT\_Valley}$  and inductor current ripple.

$$\begin{split} I_{LMT} &= I_{LMT\_Valley} + \frac{V_o \times (V_{IN} - V_o)}{2 \times V_{In} \times L \times F_{SW}} \\ &= 1.5412 \times R_{Ilim} + \frac{V_o \times (V_{IN} - V_o)}{2 \times V_{IN} \times L \times F_{SW}} \end{split} \tag{eq. 7}$$

where  $R_{Ilim}$  is resistance of the programming resistor at ILIM pin,  $V_{IN}$  is input voltage,  $V_{O}$  is output voltage, L is filter inductance, and  $F_{SW}$  is nominal switching frequency.

OCP detection starts from the beginning of soft-start time  $T_{SS}$ , and it ends in shutdown, latch-off, and hiccup idle time. The inductor current is monitored by voltage sensing between the SW pin and PGND pin. If over current happens and lasts for more than 50  $\mu$ s, the device turns to either latch-off or hiccup. The device may enter into under voltage protection before OCP latch-off/hiccup happens if the output voltage drops down very fast.

## **Under Voltage Protection (UVP)**

UVP detection starts when PGOOD delay  $T_{d\_PGOOD}$  is expired right after a soft start, and it ends in shutdown, latch-off, and hiccup idle time. The NCP3284/A pulls PGOOD low and turns off both high-side and low-side MOSFETs once FB voltage drops below 0.2 V for more than 1.0  $\mu$ s.

# **Over Voltage Protection (OVP)**

OVP detection starts from the beginning of soft-start time T<sub>SS</sub>, and it ends in shutdown, latch-off, and hiccup idle time. During normal operation the output voltage is monitored at the FB pin. If FB voltage exceeds the OVP threshold for more than 1 µs, OVP is triggered and PGOOD is pulled low. Meanwhile, the high-side MOSFET is latched off and the low-side MOSFET is turned on. After the OVP trips, the DAC ramps slowly down to zero, having a negative slew rate at the same value of soft start to reduce the negative output voltage spike. The low-side MOSFET toggles between on and off as the output voltage follows the DAC ramping down. After the DAC gets to zero, the high-side MOSFET holds off and the low-side MOSFET remains on.

# Latch-Off or Hiccup in Protections

The NCP3284/A can be configured to have either latch-off mode or hiccup mode, for the protections (OCP, UVP, and OVP), by means of leaving pin 35 float or shorting it to ground.

To restart the device after latch-off, the system needs to cycle either VCC or EN to an off state, then restore, before a normal power-up sequence follows including system reset and auto calibration.

If hiccup mode is selected, the NCP3284/A starts to count idle time of 32 ms once PGOOD is pulled low due to any of the protections. After the end of the hiccup idle time, a normal power up sequence occurs, including system reset and auto calibration.

#### Thermal Shutdown (TSD)

The NCP3284/A has an internal thermal shutdown protection to protect the device from overheating in an extreme case that the die temperature exceeds 150°C. T<sub>SD</sub> detection is activated when VCC and EN are valid. Once the thermal protection is triggered, the whole chip shuts down. If the temperature drops below 125°C, the system automatically recovers and a normal power–up sequence follows.

#### Power Good (PGOOD)

PGOOD is asserted in normal operation after soft start ends, and it is pulled low in protections and shutdown. The PGOOD pin is an open-drain pin and its internal pull-down control circuit is powered by VCC. To avoid an invalid PGOOD indication when VCC is not ready, it is recommended to have the external pull-up resistor at the PGOOD pin connected to VCC. If VCC is provided by an external source, it should be applied prior to VIN to avoid erroneous PGOOD glitches.

#### **LAYOUT GUIDELINES**

## **Electrical Layout Considerations**

Good electrical layout is key to ensure proper operation, high efficiency, and noise reduction. Electrical layout guidelines are:

- Power Paths: Use wide and short traces for power paths (such as VIN, VOUT, SW, and PGND) to reduce parasitic inductance, high-frequency loop area, and undesirable copper losses.
- Power Supply Decoupling: The device should be well
  decoupled by input capacitors and input loop area
  should be as small as possible to reduce parasitic
  inductance, input voltage spike, and noise emission.
  Usually, a small low-ESL MLCC is placed very close
  to PVIN and PGND pins

- *VCC Decoupling*: Place decoupling caps as close as possible to the controller VCC and VDRV pins. The filter resistor at the VCC pin should not be higher than 2.2 Ω to prevent large voltage drops.
- Switching Node: SW node should be a copper pour, but compact because it is also a noise source
- Bootstrap: The bootstrap cap and optional resistor need to be very close and directly connected between pin 26 (BST) and pin 25 (PHASE). No need to externally connect pin 25 to SW node because it has been internally connected to other SW pins.
- Ground: It is good to have multiple layers of GND planes on the PCB. Directly connect the exposed PGND pad to GND planes through multiple vias.
   Connect AGND pin to GND planes through a via close to the AGND pin.
- Voltage Sense: Use a Kelvin sense pair and arrange a "quiet" path for the differential output voltage sense.
   Keep the FB trace short to minimize its capacitance to ground.

# **Thermal Layout Considerations**

Good thermal layout helps high power dissipation from a small package with reduced temperature rise. Thermal layout guidelines are:

- The exposed pads must be well soldered to the board.
- A four or more layers PCB board with solid ground planes is preferred for better heat dissipation.
- More free vias are welcome around the IC and underneath the exposed pads to connect the inner ground layers to reduce the IC thermal impedance path.
- Use large area copper pours to help thermal conduction and radiation.
- Do not put the inductor too close to the IC, thus the heat sources are distributed.

### **DEVICE ORDERING INFORMATION**

| Device        | Current | Package   | Shipping <sup>†</sup> |  |
|---------------|---------|-----------|-----------------------|--|
| NCP3284MNTXG  | 30 A    | PQFN37    | 2500 / Tono & Book    |  |
| NCP3284AMNTXG | 35 A    | (Pb-Free) | 2500 / Tape & Reel    |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



## PQFN37 5x6, 0.5P CASE 483BZ ISSUE O

**DATE 13 DEC 2017** 



| DOCUMENT NUMBER: | 98AON66497G      | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | PQFN37 5X6, 0.5P |                                                                                                                                                                               | PAGE 1 OF 1 |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative